博士論文 (要約)

## Study on Tunneling Field-Effect Transistors with Ge/Si Heterojunctions (Ge/Si ヘテロ接合を用いた

## トンネルFETに関する研究)

Minsoo Kim (金 閔洙)

A DISSERTATION SUBMITTED TO THE DEPARTMENT OF ELECTRICAL ENGINEERING AND INFORMATION SYSTEMS OF THE UNIVERSITY OF TOKYO FOR THE DEGREE OF DOCTOR OF PHILOSOPHY

June 2014

Supervisor: Professor Shinichi Takagi

In this thesis, tunnel field-effect transistors using band-to-band tunneling are investigated as a prospective solution of low power applications. Device structures and fabrications processes are suggested to achieve the steep SS lower than 60 mV/dec which allow a supply voltage reducing.

Band-to-band tunneling probability and current are derived from quantum mechanical Zener tunneling model. From the derived tunneling current density equation, small effective mass and energy bandgap, high electric field are needed in order to obtain high tunneling probability.

Type-II staggered heterojunctions of Ge/Si can allow such conditions for high tunneling probability. Therefore, Ge and Si heterojunction TFETs with simple structure are proposed and demonstrated. To enhance the device performance, pure Ge-source and thin body SOI substrate are used. Low power phosphorus ion implantation is investigated for drain formation for thin body devices fabrication. Optimized 3 keV acceleration energy with phosphorus ion dose of  $5 \times 10^{14}$  cm<sup>-2</sup> is used.

Pure-Ge layer is successfully grown on drain-formed SOI substrate by extremely low temperature MBE.

To guarantee the interface between Ge and Al<sub>2</sub>O<sub>3</sub> gate oxide, ECR oxygen plasma post oxidation is carried out. The uniform interface of Ge/Al<sub>2</sub>O<sub>3</sub> is confirmed by TEM images.

The effect of doping concentration of Ge-source on device performances is investigated. Highly boron doped Ge/Si heterojunction device shows improved device performance than that without boron doping. Although S factor as high as 161 mV/dec, high on/off current ratio of 6-orders of magnitude with the low leakage current and good on current saturation are obtained.

The impact of the interface state density, which exist in both of  $Ge/Al_2O_3$  and  $Si/Al_2O_3$  interfaces, on device performances Ge/Si heterojunction TFETs are investigated.

The low D<sub>it</sub> values in the Ge/Al<sub>2</sub>O<sub>3</sub> interfaces are revealed by conductance method using nGe MIS capacitors. The D<sub>it</sub> values in the Si/Al<sub>2</sub>O<sub>3</sub> interfaces decrease as the PMA temperature increases, resulting in the improvement of on/off current ratio and SS of Ge/Si TFETs.

Fabricated TFET devices show high on/off current ratio over 6 orders of magnitude and steep SS below 60 mV/dec are obtained after PMA at 400 °C. Through the temperature dependence of I-V characteristics, it is confirmed that the tunneling current is the dominant currents in present devices.

Finally, it is revealed that D<sub>it</sub> between Al<sub>2</sub>O<sub>3</sub> and Si in the channel region of the

present Ge/Si TFETs is a critical factor to realize low SS and high on/off current ratio of the proposed TFET structure and, thus, the proper thermal treatment is important for the enhancement of electrical properties.

Channel strain engineering effects on TFET's performances are investigated using different strain values in Si channel.

Three kind of different biaxial tensile strain with 0, 0.8, 1.1 % are used and the strain values are confirmed by Raman spectra.

Thanks to advantages of  $E_{g.eff}$  by strain engineered Ge/Si heterojunction, high on/off current raio with low leakage current and steep SS of 51 mV/dec are obtained.