{"created":"2021-03-01T06:18:38.096209+00:00","id":2038,"links":{},"metadata":{"_buckets":{"deposit":"735e92ed-3a91-479f-bff2-98a2bc0933e6"},"_deposit":{"id":"2038","owners":[],"pid":{"revision_id":0,"type":"depid","value":"2038"},"status":"published"},"_oai":{"id":"oai:repository.dl.itc.u-tokyo.ac.jp:00002038","sets":["6:260:261","9:233:234"]},"item_7_alternative_title_1":{"attribute_name":"その他のタイトル","attribute_value_mlt":[{"subitem_alternative_title":"2線式ドミノ回路による終了検出型マイクロコントローラの設計"}]},"item_7_biblio_info_7":{"attribute_name":"書誌情報","attribute_value_mlt":[{"bibliographicIssueDates":{"bibliographicIssueDate":"2006-02-03","bibliographicIssueDateType":"Issued"},"bibliographic_titles":[{}]}]},"item_7_date_granted_25":{"attribute_name":"学位授与年月日","attribute_value_mlt":[{"subitem_dategranted":"2006-03-23"}]},"item_7_degree_name_20":{"attribute_name":"学位名","attribute_value_mlt":[{"subitem_degreename":"修士(工学)"}]},"item_7_description_5":{"attribute_name":"抄録","attribute_value_mlt":[{"subitem_description":"A 8-bit non-pipeline microcontroller equipped with completion detection capability is designed by using dual-rail domino circuit. The microcontroller is designed based on the instruction set of Z80 microcontroller. It is implemented with Rohm 0.35μm CMOS technology with chip size of 4.9×4.9mm2, and the measurement results reveal that it could functionally works correctly regardless of the variations due to the instruction dependency, data dependency, and the inter-chip variability. The microcontroller achieves an average speed performance of 23.3ns for evaluation time, and it needs 2.2ns for precharge time at nominal supply voltage of 3.3V. It also exhibits an automatic performance adaptation to the physical properties such as power supply voltage. Along with these, this paper presents a new footless dual-rail domino circuit that efficiently combines a footless dynamic circuit technique with a robust self-timed precharge scheme for high performance VLSI circuit design. Besides, the proposed circuit achieves a whole footless dual-rail domino circuit with the use of the proposed separator. A 20-stage NAND chains are implemented both in 0.15μm SOI CMOS technology and 90nm bulk CMOS technology for performance evaluation. Measurement results reveal that the proposed circuit achieves speed improvement over the circuit implemented with the conventional static CMOS, CPL, dynamic DCVSL, D4L, and DR-domino.","subitem_description_type":"Abstract"}]},"item_7_full_name_3":{"attribute_name":"著者別名","attribute_value_mlt":[{"nameIdentifiers":[{"nameIdentifier":"5980","nameIdentifierScheme":"WEKO"}],"names":[{"name":"ディア, キン フイ"}]}]},"item_7_select_21":{"attribute_name":"学位","attribute_value_mlt":[{"subitem_select_item":"master"}]},"item_7_subject_13":{"attribute_name":"日本十進分類法","attribute_value_mlt":[{"subitem_subject":"549","subitem_subject_scheme":"NDC"}]},"item_7_text_24":{"attribute_name":"研究科・専攻","attribute_value_mlt":[{"subitem_text_value":"工学系研究科電子工学専攻"}]},"item_7_text_4":{"attribute_name":"著者所属","attribute_value_mlt":[{"subitem_text_value":"東京大学大学院工学系研究科電子工学専攻"},{"subitem_text_value":"Department of Electronic Engineering, Graduate School of Engineering, The University of Tokyo"}]},"item_creator":{"attribute_name":"著者","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"Dia, Kin Hooi"}],"nameIdentifiers":[{"nameIdentifier":"5979","nameIdentifierScheme":"WEKO"}]}]},"item_files":{"attribute_name":"ファイル情報","attribute_type":"file","attribute_value_mlt":[{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2017-05-31"}],"displaytype":"detail","filename":"K-M1243-1.pdf","filesize":[{"value":"6.3 MB"}],"format":"application/pdf","licensetype":"license_note","mimetype":"application/pdf","url":{"label":"K-M1243-1.pdf","url":"https://repository.dl.itc.u-tokyo.ac.jp/record/2038/files/K-M1243-1.pdf"},"version_id":"bba8482d-b451-4a56-979a-10c4ae279d7d"},{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2017-05-31"}],"displaytype":"detail","filename":"K-M1243-2.pdf","filesize":[{"value":"5.4 MB"}],"format":"application/pdf","licensetype":"license_note","mimetype":"application/pdf","url":{"label":"K-M1243-2.pdf","url":"https://repository.dl.itc.u-tokyo.ac.jp/record/2038/files/K-M1243-2.pdf"},"version_id":"931806ca-ce68-4275-8c1b-fac5255a1d5c"},{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2017-05-31"}],"displaytype":"detail","filename":"K-M1243-3.pdf","filesize":[{"value":"5.4 MB"}],"format":"application/pdf","licensetype":"license_note","mimetype":"application/pdf","url":{"label":"K-M1243-3.pdf","url":"https://repository.dl.itc.u-tokyo.ac.jp/record/2038/files/K-M1243-3.pdf"},"version_id":"07061e6b-1eeb-4251-b333-57bb39e2c40d"}]},"item_language":{"attribute_name":"言語","attribute_value_mlt":[{"subitem_language":"eng"}]},"item_resource_type":{"attribute_name":"資源タイプ","attribute_value_mlt":[{"resourcetype":"thesis","resourceuri":"http://purl.org/coar/resource_type/c_46ec"}]},"item_title":"Design of Microcontroller with Completion Detection Capability by using Dual-Rail Domino Circuit","item_titles":{"attribute_name":"タイトル","attribute_value_mlt":[{"subitem_title":"Design of Microcontroller with Completion Detection Capability by using Dual-Rail Domino Circuit"}]},"item_type_id":"7","owner":"1","path":["234","261"],"pubdate":{"attribute_name":"公開日","attribute_value":"2012-01-11"},"publish_date":"2012-01-11","publish_status":"0","recid":"2038","relation_version_is_last":true,"title":["Design of Microcontroller with Completion Detection Capability by using Dual-Rail Domino Circuit"],"weko_creator_id":"1","weko_shared_id":null},"updated":"2022-12-19T03:43:31.918934+00:00"}