{"created":"2021-03-01T06:16:33.422318+00:00","id":22,"links":{},"metadata":{"_buckets":{"deposit":"ed7b9515-2ab2-44ba-96f4-469f6d8e5c36"},"_deposit":{"id":"22","owners":[],"pid":{"revision_id":0,"type":"depid","value":"22"},"status":"published"},"_oai":{"id":"oai:repository.dl.itc.u-tokyo.ac.jp:00000022","sets":["12:13","9:10:14"]},"item_2_biblio_info_7":{"attribute_name":"書誌情報","attribute_value_mlt":[{"bibliographicIssueDates":{"bibliographicIssueDate":"2003-06","bibliographicIssueDateType":"Issued"},"bibliographicIssueNumber":"2","bibliographicPageEnd":"546","bibliographicPageStart":"543","bibliographicVolumeNumber":"13","bibliographic_titles":[{"bibliographic_title":"IEEE transactions on applied superconductivity : a publication of the IEEE Superconductivity Committee"}]}]},"item_2_description_13":{"attribute_name":"フォーマット","attribute_value_mlt":[{"subitem_description":"application/pdf","subitem_description_type":"Other"}]},"item_2_description_5":{"attribute_name":"抄録","attribute_value_mlt":[{"subitem_description":"Recently we have proposed Boolean single-flux-quantum (BSFQ) circuits, which like CMOS circuits directly support Boolean primitives, and do not require local synchronization for their elementary cells as well as for their combinational cells. However, only the cell-level timing description of the BSFQ circuits was considered, which did not specify their global timing strategy in a system-level design. In this paper, we present a novel global self-timing methodology, dual encoding hierarchical pipelining (DEHP), for the locally asynchronous BSFQ circuits. In circuit implementation, a nonvolatile memory cell named ND-DFF and a volatile memory cell named D-DFF have been designed.","subitem_description_type":"Abstract"}]},"item_2_full_name_3":{"attribute_name":"著者別名","attribute_value_mlt":[{"nameIdentifiers":[{"nameIdentifier":"94","nameIdentifierScheme":"WEKO"}],"names":[{"name":"岡部, 洋一"}]}]},"item_2_publisher_20":{"attribute_name":"出版者","attribute_value_mlt":[{"subitem_publisher":"IEEE-INST ELECTRICAL ELECTRONICS ENGINEERS INC"}]},"item_2_rights_12":{"attribute_name":"権利","attribute_value_mlt":[{"subitem_rights":"©2003 IEEE. Personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution to servers or lists, or to reuse any copyrighted component of this work in other works must be obtained from the IEEE."}]},"item_2_source_id_10":{"attribute_name":"書誌レコードID","attribute_value_mlt":[{"subitem_source_identifier":"AA10791666","subitem_source_identifier_type":"NCID"}]},"item_2_source_id_8":{"attribute_name":"ISSN","attribute_value_mlt":[{"subitem_source_identifier":"10518223","subitem_source_identifier_type":"ISSN"}]},"item_2_subject_15":{"attribute_name":"日本十進分類法","attribute_value_mlt":[{"subitem_subject":"549.3","subitem_subject_scheme":"NDC"}]},"item_creator":{"attribute_name":"著者","attribute_type":"creator","attribute_value_mlt":[{"creatorNames":[{"creatorName":"Teh, CK"}],"nameIdentifiers":[{"nameIdentifier":"92","nameIdentifierScheme":"WEKO"}]},{"creatorNames":[{"creatorName":"Okabe, Yoichi"}],"nameIdentifiers":[{"nameIdentifier":"93","nameIdentifierScheme":"WEKO"}]}]},"item_files":{"attribute_name":"ファイル情報","attribute_type":"file","attribute_value_mlt":[{"accessrole":"open_date","date":[{"dateType":"Available","dateValue":"2017-05-30"}],"displaytype":"detail","filename":"IEEE_A_S_2003_13_2.pdf","filesize":[{"value":"505.2 kB"}],"format":"application/pdf","licensetype":"license_note","mimetype":"application/pdf","url":{"label":"IEEE_A_S_2003_13_2.pdf","url":"https://repository.dl.itc.u-tokyo.ac.jp/record/22/files/IEEE_A_S_2003_13_2.pdf"},"version_id":"58948b8c-1658-4a18-994c-d7b307848577"}]},"item_keyword":{"attribute_name":"キーワード","attribute_value_mlt":[{"subitem_subject":"asynchronous design","subitem_subject_scheme":"Other"},{"subitem_subject":"Boolean primitive","subitem_subject_scheme":"Other"},{"subitem_subject":"BSFQ","subitem_subject_scheme":"Other"},{"subitem_subject":"pipelining","subitem_subject_scheme":"Other"},{"subitem_subject":"self-timing","subitem_subject_scheme":"Other"},{"subitem_subject":"SFQ circuits","subitem_subject_scheme":"Other"}]},"item_language":{"attribute_name":"言語","attribute_value_mlt":[{"subitem_language":"eng"}]},"item_resource_type":{"attribute_name":"資源タイプ","attribute_value_mlt":[{"resourcetype":"journal article","resourceuri":"http://purl.org/coar/resource_type/c_6501"}]},"item_title":"A novel global self-timing methodology for BSFQ circuits","item_titles":{"attribute_name":"タイトル","attribute_value_mlt":[{"subitem_title":"A novel global self-timing methodology for BSFQ circuits"}]},"item_type_id":"2","owner":"1","path":["13","14"],"pubdate":{"attribute_name":"公開日","attribute_value":"2006-02-13"},"publish_date":"2006-02-13","publish_status":"0","recid":"22","relation_version_is_last":true,"title":["A novel global self-timing methodology for BSFQ circuits"],"weko_creator_id":"1","weko_shared_id":null},"updated":"2022-12-19T03:40:56.152182+00:00"}